Blame SOURCES/CVE-2022-0330.patch

06f91a
From c2dd834b3e366fff19a868fa446643f7f30201c7 Mon Sep 17 00:00:00 2001
06f91a
From: Yannick Cote <ycote@redhat.com>
06f91a
Date: Tue, 8 Feb 2022 17:10:45 -0500
06f91a
Subject: [KPATCH CVE-2022-0330] drm/i915: kpatch fixes for CVE-2022-0330
06f91a
06f91a
Kernels:
06f91a
3.10.0-1160.21.1.el7
06f91a
3.10.0-1160.24.1.el7
06f91a
3.10.0-1160.25.1.el7
06f91a
3.10.0-1160.31.1.el7
06f91a
3.10.0-1160.36.2.el7
06f91a
3.10.0-1160.41.1.el7
06f91a
3.10.0-1160.42.2.el7
06f91a
3.10.0-1160.45.1.el7
06f91a
3.10.0-1160.49.1.el7
06f91a
3.10.0-1160.53.1.el7
06f91a
06f91a
Changes since last build:
06f91a
arches: x86_64
06f91a
i915_drv.o: changed function: i915_driver_destroy
06f91a
i915_gem.o: changed function: __i915_gem_object_unset_pages
06f91a
i915_gem.o: changed function: i915_gem_fault
06f91a
i915_gem.o: new function: assert_rpm_wakelock_held.part.56
06f91a
i915_gem.o: new function: tlb_invalidate_lock_ctor
06f91a
i915_vma.o: changed function: i915_vma_bind
06f91a
---------------------------
06f91a
06f91a
Kpatch-MR: https://gitlab.com/redhat/prdsc/rhel/src/kpatch/rhel-7/-/merge_requests/24
06f91a
Kernels:
06f91a
3.10.0-1160.21.1.el7
06f91a
3.10.0-1160.24.1.el7
06f91a
3.10.0-1160.25.1.el7
06f91a
3.10.0-1160.31.1.el7
06f91a
3.10.0-1160.36.2.el7
06f91a
3.10.0-1160.41.1.el7
06f91a
3.10.0-1160.42.2.el7
06f91a
3.10.0-1160.45.1.el7
06f91a
3.10.0-1160.49.1.el7
06f91a
3.10.0-1160.53.1.el7
06f91a
06f91a
Modifications:
06f91a
- Move new bit definition to .c files avoiding changes to .h files.
06f91a
- Redefine tlb_invalidate_lock as a klp shadow variable and avoid
06f91a
changes to global structure definition (struct drm_i915_private).
06f91a
06f91a
commit c96aee1f92b3a81d8a36efd91cfc5ff33ca3ac80
06f91a
Author: Dave Airlie <airlied@redhat.com>
06f91a
Date:   Tue Jan 25 18:19:06 2022 -0500
06f91a
06f91a
    drm/i915: Flush TLBs before releasing backing store
06f91a
06f91a
    Bugzilla: http://bugzilla.redhat.com/2044319
06f91a
    CVE: CVE-2022-0330
06f91a
06f91a
    commit 7938d61591d33394a21bdd7797a245b65428f44c
06f91a
    Author: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
06f91a
    Date:   Tue Oct 19 13:27:10 2021 +0100
06f91a
06f91a
        drm/i915: Flush TLBs before releasing backing store
06f91a
06f91a
        We need to flush TLBs before releasing backing store otherwise userspace
06f91a
        is able to encounter stale entries if a) it is not declaring access to
06f91a
        certain buffers and b) it races with the backing store release from a
06f91a
        such undeclared execution already executing on the GPU in parallel.
06f91a
06f91a
        The approach taken is to mark any buffer objects which were ever bound
06f91a
        to the GPU and to trigger a serialized TLB flush when their backing
06f91a
        store is released.
06f91a
06f91a
        Alternatively the flushing could be done on VMA unbind, at which point
06f91a
        we would be able to ascertain whether there is potential a parallel GPU
06f91a
        execution (which could race), but essentially it boils down to paying
06f91a
        the cost of TLB flushes potentially needlessly at VMA unbind time (when
06f91a
        the backing store is not known to be going away so not needed for
06f91a
        safety), versus potentially needlessly at backing store relase time
06f91a
        (since we at that point cannot tell whether there is anything executing
06f91a
        on the GPU which uses that object).
06f91a
06f91a
        Thereforce simplicity of implementation has been chosen for now with
06f91a
        scope to benchmark and refine later as required.
06f91a
06f91a
        Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
06f91a
        Reported-by: Sushma Venkatesh Reddy <sushma.venkatesh.reddy@intel.com>
06f91a
        Reviewed-by: Daniel Vetter <daniel.vetter@ffwll.ch>
06f91a
        Acked-by: Dave Airlie <airlied@redhat.com>
06f91a
        Cc: Daniel Vetter <daniel.vetter@ffwll.ch>
06f91a
        Cc: Jon Bloomfield <jon.bloomfield@intel.com>
06f91a
        Cc: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>
06f91a
        Cc: Jani Nikula <jani.nikula@intel.com>
06f91a
        Cc: stable@vger.kernel.org
06f91a
        Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
06f91a
06f91a
    Signed-off-by: Dave Airlie <airlied@redhat.com>
06f91a
06f91a
Signed-off-by: Yannick Cote <ycote@redhat.com>
06f91a
---
06f91a
 drivers/gpu/drm/i915/i915_drv.c |   4 ++
06f91a
 drivers/gpu/drm/i915/i915_gem.c | 104 ++++++++++++++++++++++++++++++++
06f91a
 drivers/gpu/drm/i915/i915_vma.c |   6 ++
06f91a
 3 files changed, 114 insertions(+)
06f91a
06f91a
diff --git a/drivers/gpu/drm/i915/i915_drv.c b/drivers/gpu/drm/i915/i915_drv.c
06f91a
index db8a0e6d2f2f..9c12def30f4b 100644
06f91a
--- a/drivers/gpu/drm/i915/i915_drv.c
06f91a
+++ b/drivers/gpu/drm/i915/i915_drv.c
06f91a
@@ -1683,11 +1683,15 @@ i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
06f91a
 	return i915;
06f91a
 }
06f91a
 
06f91a
+#include <linux/livepatch.h>
06f91a
+#define KLP_CVE_2022_0330_MUTEX 0x2022033000000001
06f91a
+
06f91a
 static void i915_driver_destroy(struct drm_i915_private *i915)
06f91a
 {
06f91a
 	struct pci_dev *pdev = i915->drm.pdev;
06f91a
 
06f91a
 	drm_dev_fini(&i915->drm);
06f91a
+	klp_shadow_free(i915, KLP_CVE_2022_0330_MUTEX, NULL);
06f91a
 	kfree(i915);
06f91a
 
06f91a
 	/* And make sure we never chase our dangling pointer from pci_dev */
06f91a
diff --git a/drivers/gpu/drm/i915/i915_gem.c b/drivers/gpu/drm/i915/i915_gem.c
06f91a
index c96ccd9001bf..b882a08b32f9 100644
06f91a
--- a/drivers/gpu/drm/i915/i915_gem.c
06f91a
+++ b/drivers/gpu/drm/i915/i915_gem.c
06f91a
@@ -2464,6 +2464,101 @@ static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
06f91a
 	rcu_read_unlock();
06f91a
 }
06f91a
 
06f91a
+struct reg_and_bit {
06f91a
+	i915_reg_t reg;
06f91a
+	u32 bit;
06f91a
+};
06f91a
+
06f91a
+static struct reg_and_bit
06f91a
+get_reg_and_bit(const struct intel_engine_cs *engine,
06f91a
+		const i915_reg_t *regs, const unsigned int num)
06f91a
+{
06f91a
+	const unsigned int class = engine->class;
06f91a
+	struct reg_and_bit rb = { .bit = 1 };
06f91a
+
06f91a
+	if (WARN_ON_ONCE(class >= num || !regs[class].reg))
06f91a
+		return rb;
06f91a
+
06f91a
+	rb.reg = regs[class];
06f91a
+	if (class == VIDEO_DECODE_CLASS)
06f91a
+		rb.reg.reg += 4 * engine->instance; /* GEN8_M2TCR */
06f91a
+
06f91a
+	return rb;
06f91a
+}
06f91a
+
06f91a
+#include <linux/livepatch.h>
06f91a
+#define KLP_CVE_2022_0330_MUTEX 0x2022033000000001
06f91a
+#define I915_BO_WAS_BOUND_BIT   1
06f91a
+#define GEN8_RTCR               _MMIO(0x4260)
06f91a
+#define GEN8_M1TCR              _MMIO(0x4264)
06f91a
+#define GEN8_M2TCR              _MMIO(0x4268)
06f91a
+#define GEN8_BTCR               _MMIO(0x426c)
06f91a
+#define GEN8_VTCR               _MMIO(0x4270)
06f91a
+
06f91a
+static int tlb_invalidate_lock_ctor(void *obj, void *shadow_data, void *ctor_data)
06f91a
+{
06f91a
+	struct mutex *m = shadow_data;
06f91a
+	mutex_init(m);
06f91a
+
06f91a
+	return 0;
06f91a
+}
06f91a
+
06f91a
+static void invalidate_tlbs(struct drm_i915_private *dev_priv)
06f91a
+{
06f91a
+	static const i915_reg_t gen8_regs[] = {
06f91a
+		[RENDER_CLASS]                  = GEN8_RTCR,
06f91a
+		[VIDEO_DECODE_CLASS]            = GEN8_M1TCR, /* , GEN8_M2TCR */
06f91a
+		[VIDEO_ENHANCEMENT_CLASS]       = GEN8_VTCR,
06f91a
+		[COPY_ENGINE_CLASS]             = GEN8_BTCR,
06f91a
+	};
06f91a
+	const unsigned int num = ARRAY_SIZE(gen8_regs);
06f91a
+	const i915_reg_t *regs = gen8_regs;
06f91a
+	struct intel_engine_cs *engine;
06f91a
+	enum intel_engine_id id;
06f91a
+	struct mutex *tlb_invalidate_lock;
06f91a
+
06f91a
+	if (INTEL_GEN(dev_priv) < 8)
06f91a
+		return;
06f91a
+
06f91a
+	GEM_TRACE("\n");
06f91a
+
06f91a
+	assert_rpm_wakelock_held(dev_priv);
06f91a
+
06f91a
+	tlb_invalidate_lock = klp_shadow_get_or_alloc(dev_priv, KLP_CVE_2022_0330_MUTEX,
06f91a
+						      sizeof(*tlb_invalidate_lock), GFP_KERNEL,
06f91a
+						      tlb_invalidate_lock_ctor, NULL);
06f91a
+	if (tlb_invalidate_lock) {
06f91a
+		mutex_lock(tlb_invalidate_lock);
06f91a
+		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
06f91a
+
06f91a
+		for_each_engine(engine, dev_priv, id) {
06f91a
+			/*
06f91a
+			 * HW architecture suggest typical invalidation time at 40us,
06f91a
+			 * with pessimistic cases up to 100us and a recommendation to
06f91a
+			 * cap at 1ms. We go a bit higher just in case.
06f91a
+			 */
06f91a
+			const unsigned int timeout_us = 100;
06f91a
+			const unsigned int timeout_ms = 4;
06f91a
+			struct reg_and_bit rb;
06f91a
+
06f91a
+			rb = get_reg_and_bit(engine, regs, num);
06f91a
+			if (!i915_mmio_reg_offset(rb.reg))
06f91a
+				continue;
06f91a
+
06f91a
+			I915_WRITE_FW(rb.reg, rb.bit);
06f91a
+			if (__intel_wait_for_register_fw(dev_priv,
06f91a
+							 rb.reg, rb.bit, 0,
06f91a
+							 timeout_us, timeout_ms,
06f91a
+							 NULL))
06f91a
+				DRM_ERROR_RATELIMITED("%s TLB invalidation did not complete in %ums!\n",
06f91a
+						      engine->name, timeout_ms);
06f91a
+		}
06f91a
+
06f91a
+		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
06f91a
+		mutex_unlock(tlb_invalidate_lock);
06f91a
+	}
06f91a
+}
06f91a
+
06f91a
 static struct sg_table *
06f91a
 __i915_gem_object_unset_pages(struct drm_i915_gem_object *obj)
06f91a
 {
06f91a
@@ -2493,6 +2588,15 @@ __i915_gem_object_unset_pages(struct drm_i915_gem_object *obj)
06f91a
 	__i915_gem_object_reset_page_iter(obj);
06f91a
 	obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
06f91a
 
06f91a
+	if (test_and_clear_bit(I915_BO_WAS_BOUND_BIT, &obj->flags)) {
06f91a
+		struct drm_i915_private *i915 = to_i915(obj->base.dev);
06f91a
+
06f91a
+		if (intel_runtime_pm_get_if_in_use(i915)) {
06f91a
+			invalidate_tlbs(i915);
06f91a
+			intel_runtime_pm_put(i915);
06f91a
+		}
06f91a
+	}
06f91a
+
06f91a
 	return pages;
06f91a
 }
06f91a
 
06f91a
diff --git a/drivers/gpu/drm/i915/i915_vma.c b/drivers/gpu/drm/i915/i915_vma.c
06f91a
index 5b4d78cdb4ca..906e6321ad77 100644
06f91a
--- a/drivers/gpu/drm/i915/i915_vma.c
06f91a
+++ b/drivers/gpu/drm/i915/i915_vma.c
06f91a
@@ -285,6 +285,8 @@ i915_vma_instance(struct drm_i915_gem_object *obj,
06f91a
 	return vma;
06f91a
 }
06f91a
 
06f91a
+#define I915_BO_WAS_BOUND_BIT    1
06f91a
+
06f91a
 /**
06f91a
  * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
06f91a
  * @vma: VMA to map
06f91a
@@ -335,6 +337,10 @@ int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
06f91a
 		return ret;
06f91a
 
06f91a
 	vma->flags |= bind_flags;
06f91a
+
06f91a
+	if (vma->obj)
06f91a
+		set_bit(I915_BO_WAS_BOUND_BIT, &vma->obj->flags);
06f91a
+
06f91a
 	return 0;
06f91a
 }
06f91a
 
06f91a
-- 
06f91a
2.26.3
06f91a
06f91a