Blame SOURCES/CVE-2022-0330.patch

d77eec
From c2dd834b3e366fff19a868fa446643f7f30201c7 Mon Sep 17 00:00:00 2001
d77eec
From: Yannick Cote <ycote@redhat.com>
d77eec
Date: Tue, 8 Feb 2022 17:10:45 -0500
d77eec
Subject: [KPATCH CVE-2022-0330] drm/i915: kpatch fixes for CVE-2022-0330
d77eec
d77eec
Kernels:
d77eec
3.10.0-1160.21.1.el7
d77eec
3.10.0-1160.24.1.el7
d77eec
3.10.0-1160.25.1.el7
d77eec
3.10.0-1160.31.1.el7
d77eec
3.10.0-1160.36.2.el7
d77eec
3.10.0-1160.41.1.el7
d77eec
3.10.0-1160.42.2.el7
d77eec
3.10.0-1160.45.1.el7
d77eec
3.10.0-1160.49.1.el7
d77eec
3.10.0-1160.53.1.el7
d77eec
d77eec
Changes since last build:
d77eec
arches: x86_64
d77eec
i915_drv.o: changed function: i915_driver_destroy
d77eec
i915_gem.o: changed function: __i915_gem_object_unset_pages
d77eec
i915_gem.o: changed function: i915_gem_fault
d77eec
i915_gem.o: new function: assert_rpm_wakelock_held.part.56
d77eec
i915_gem.o: new function: tlb_invalidate_lock_ctor
d77eec
i915_vma.o: changed function: i915_vma_bind
d77eec
---------------------------
d77eec
d77eec
Kpatch-MR: https://gitlab.com/redhat/prdsc/rhel/src/kpatch/rhel-7/-/merge_requests/24
d77eec
Kernels:
d77eec
3.10.0-1160.21.1.el7
d77eec
3.10.0-1160.24.1.el7
d77eec
3.10.0-1160.25.1.el7
d77eec
3.10.0-1160.31.1.el7
d77eec
3.10.0-1160.36.2.el7
d77eec
3.10.0-1160.41.1.el7
d77eec
3.10.0-1160.42.2.el7
d77eec
3.10.0-1160.45.1.el7
d77eec
3.10.0-1160.49.1.el7
d77eec
3.10.0-1160.53.1.el7
d77eec
d77eec
Modifications:
d77eec
- Move new bit definition to .c files avoiding changes to .h files.
d77eec
- Redefine tlb_invalidate_lock as a klp shadow variable and avoid
d77eec
changes to global structure definition (struct drm_i915_private).
d77eec
d77eec
commit c96aee1f92b3a81d8a36efd91cfc5ff33ca3ac80
d77eec
Author: Dave Airlie <airlied@redhat.com>
d77eec
Date:   Tue Jan 25 18:19:06 2022 -0500
d77eec
d77eec
    drm/i915: Flush TLBs before releasing backing store
d77eec
d77eec
    Bugzilla: http://bugzilla.redhat.com/2044319
d77eec
    CVE: CVE-2022-0330
d77eec
d77eec
    commit 7938d61591d33394a21bdd7797a245b65428f44c
d77eec
    Author: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
d77eec
    Date:   Tue Oct 19 13:27:10 2021 +0100
d77eec
d77eec
        drm/i915: Flush TLBs before releasing backing store
d77eec
d77eec
        We need to flush TLBs before releasing backing store otherwise userspace
d77eec
        is able to encounter stale entries if a) it is not declaring access to
d77eec
        certain buffers and b) it races with the backing store release from a
d77eec
        such undeclared execution already executing on the GPU in parallel.
d77eec
d77eec
        The approach taken is to mark any buffer objects which were ever bound
d77eec
        to the GPU and to trigger a serialized TLB flush when their backing
d77eec
        store is released.
d77eec
d77eec
        Alternatively the flushing could be done on VMA unbind, at which point
d77eec
        we would be able to ascertain whether there is potential a parallel GPU
d77eec
        execution (which could race), but essentially it boils down to paying
d77eec
        the cost of TLB flushes potentially needlessly at VMA unbind time (when
d77eec
        the backing store is not known to be going away so not needed for
d77eec
        safety), versus potentially needlessly at backing store relase time
d77eec
        (since we at that point cannot tell whether there is anything executing
d77eec
        on the GPU which uses that object).
d77eec
d77eec
        Thereforce simplicity of implementation has been chosen for now with
d77eec
        scope to benchmark and refine later as required.
d77eec
d77eec
        Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
d77eec
        Reported-by: Sushma Venkatesh Reddy <sushma.venkatesh.reddy@intel.com>
d77eec
        Reviewed-by: Daniel Vetter <daniel.vetter@ffwll.ch>
d77eec
        Acked-by: Dave Airlie <airlied@redhat.com>
d77eec
        Cc: Daniel Vetter <daniel.vetter@ffwll.ch>
d77eec
        Cc: Jon Bloomfield <jon.bloomfield@intel.com>
d77eec
        Cc: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>
d77eec
        Cc: Jani Nikula <jani.nikula@intel.com>
d77eec
        Cc: stable@vger.kernel.org
d77eec
        Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
d77eec
d77eec
    Signed-off-by: Dave Airlie <airlied@redhat.com>
d77eec
d77eec
Signed-off-by: Yannick Cote <ycote@redhat.com>
d77eec
---
d77eec
 drivers/gpu/drm/i915/i915_drv.c |   4 ++
d77eec
 drivers/gpu/drm/i915/i915_gem.c | 104 ++++++++++++++++++++++++++++++++
d77eec
 drivers/gpu/drm/i915/i915_vma.c |   6 ++
d77eec
 3 files changed, 114 insertions(+)
d77eec
d77eec
diff --git a/drivers/gpu/drm/i915/i915_drv.c b/drivers/gpu/drm/i915/i915_drv.c
d77eec
index db8a0e6d2f2f..9c12def30f4b 100644
d77eec
--- a/drivers/gpu/drm/i915/i915_drv.c
d77eec
+++ b/drivers/gpu/drm/i915/i915_drv.c
d77eec
@@ -1683,11 +1683,15 @@ i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
d77eec
 	return i915;
d77eec
 }
d77eec
 
d77eec
+#include <linux/livepatch.h>
d77eec
+#define KLP_CVE_2022_0330_MUTEX 0x2022033000000001
d77eec
+
d77eec
 static void i915_driver_destroy(struct drm_i915_private *i915)
d77eec
 {
d77eec
 	struct pci_dev *pdev = i915->drm.pdev;
d77eec
 
d77eec
 	drm_dev_fini(&i915->drm);
d77eec
+	klp_shadow_free(i915, KLP_CVE_2022_0330_MUTEX, NULL);
d77eec
 	kfree(i915);
d77eec
 
d77eec
 	/* And make sure we never chase our dangling pointer from pci_dev */
d77eec
diff --git a/drivers/gpu/drm/i915/i915_gem.c b/drivers/gpu/drm/i915/i915_gem.c
d77eec
index c96ccd9001bf..b882a08b32f9 100644
d77eec
--- a/drivers/gpu/drm/i915/i915_gem.c
d77eec
+++ b/drivers/gpu/drm/i915/i915_gem.c
d77eec
@@ -2464,6 +2464,101 @@ static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
d77eec
 	rcu_read_unlock();
d77eec
 }
d77eec
 
d77eec
+struct reg_and_bit {
d77eec
+	i915_reg_t reg;
d77eec
+	u32 bit;
d77eec
+};
d77eec
+
d77eec
+static struct reg_and_bit
d77eec
+get_reg_and_bit(const struct intel_engine_cs *engine,
d77eec
+		const i915_reg_t *regs, const unsigned int num)
d77eec
+{
d77eec
+	const unsigned int class = engine->class;
d77eec
+	struct reg_and_bit rb = { .bit = 1 };
d77eec
+
d77eec
+	if (WARN_ON_ONCE(class >= num || !regs[class].reg))
d77eec
+		return rb;
d77eec
+
d77eec
+	rb.reg = regs[class];
d77eec
+	if (class == VIDEO_DECODE_CLASS)
d77eec
+		rb.reg.reg += 4 * engine->instance; /* GEN8_M2TCR */
d77eec
+
d77eec
+	return rb;
d77eec
+}
d77eec
+
d77eec
+#include <linux/livepatch.h>
d77eec
+#define KLP_CVE_2022_0330_MUTEX 0x2022033000000001
d77eec
+#define I915_BO_WAS_BOUND_BIT   1
d77eec
+#define GEN8_RTCR               _MMIO(0x4260)
d77eec
+#define GEN8_M1TCR              _MMIO(0x4264)
d77eec
+#define GEN8_M2TCR              _MMIO(0x4268)
d77eec
+#define GEN8_BTCR               _MMIO(0x426c)
d77eec
+#define GEN8_VTCR               _MMIO(0x4270)
d77eec
+
d77eec
+static int tlb_invalidate_lock_ctor(void *obj, void *shadow_data, void *ctor_data)
d77eec
+{
d77eec
+	struct mutex *m = shadow_data;
d77eec
+	mutex_init(m);
d77eec
+
d77eec
+	return 0;
d77eec
+}
d77eec
+
d77eec
+static void invalidate_tlbs(struct drm_i915_private *dev_priv)
d77eec
+{
d77eec
+	static const i915_reg_t gen8_regs[] = {
d77eec
+		[RENDER_CLASS]                  = GEN8_RTCR,
d77eec
+		[VIDEO_DECODE_CLASS]            = GEN8_M1TCR, /* , GEN8_M2TCR */
d77eec
+		[VIDEO_ENHANCEMENT_CLASS]       = GEN8_VTCR,
d77eec
+		[COPY_ENGINE_CLASS]             = GEN8_BTCR,
d77eec
+	};
d77eec
+	const unsigned int num = ARRAY_SIZE(gen8_regs);
d77eec
+	const i915_reg_t *regs = gen8_regs;
d77eec
+	struct intel_engine_cs *engine;
d77eec
+	enum intel_engine_id id;
d77eec
+	struct mutex *tlb_invalidate_lock;
d77eec
+
d77eec
+	if (INTEL_GEN(dev_priv) < 8)
d77eec
+		return;
d77eec
+
d77eec
+	GEM_TRACE("\n");
d77eec
+
d77eec
+	assert_rpm_wakelock_held(dev_priv);
d77eec
+
d77eec
+	tlb_invalidate_lock = klp_shadow_get_or_alloc(dev_priv, KLP_CVE_2022_0330_MUTEX,
d77eec
+						      sizeof(*tlb_invalidate_lock), GFP_KERNEL,
d77eec
+						      tlb_invalidate_lock_ctor, NULL);
d77eec
+	if (tlb_invalidate_lock) {
d77eec
+		mutex_lock(tlb_invalidate_lock);
d77eec
+		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
d77eec
+
d77eec
+		for_each_engine(engine, dev_priv, id) {
d77eec
+			/*
d77eec
+			 * HW architecture suggest typical invalidation time at 40us,
d77eec
+			 * with pessimistic cases up to 100us and a recommendation to
d77eec
+			 * cap at 1ms. We go a bit higher just in case.
d77eec
+			 */
d77eec
+			const unsigned int timeout_us = 100;
d77eec
+			const unsigned int timeout_ms = 4;
d77eec
+			struct reg_and_bit rb;
d77eec
+
d77eec
+			rb = get_reg_and_bit(engine, regs, num);
d77eec
+			if (!i915_mmio_reg_offset(rb.reg))
d77eec
+				continue;
d77eec
+
d77eec
+			I915_WRITE_FW(rb.reg, rb.bit);
d77eec
+			if (__intel_wait_for_register_fw(dev_priv,
d77eec
+							 rb.reg, rb.bit, 0,
d77eec
+							 timeout_us, timeout_ms,
d77eec
+							 NULL))
d77eec
+				DRM_ERROR_RATELIMITED("%s TLB invalidation did not complete in %ums!\n",
d77eec
+						      engine->name, timeout_ms);
d77eec
+		}
d77eec
+
d77eec
+		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d77eec
+		mutex_unlock(tlb_invalidate_lock);
d77eec
+	}
d77eec
+}
d77eec
+
d77eec
 static struct sg_table *
d77eec
 __i915_gem_object_unset_pages(struct drm_i915_gem_object *obj)
d77eec
 {
d77eec
@@ -2493,6 +2588,15 @@ __i915_gem_object_unset_pages(struct drm_i915_gem_object *obj)
d77eec
 	__i915_gem_object_reset_page_iter(obj);
d77eec
 	obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
d77eec
 
d77eec
+	if (test_and_clear_bit(I915_BO_WAS_BOUND_BIT, &obj->flags)) {
d77eec
+		struct drm_i915_private *i915 = to_i915(obj->base.dev);
d77eec
+
d77eec
+		if (intel_runtime_pm_get_if_in_use(i915)) {
d77eec
+			invalidate_tlbs(i915);
d77eec
+			intel_runtime_pm_put(i915);
d77eec
+		}
d77eec
+	}
d77eec
+
d77eec
 	return pages;
d77eec
 }
d77eec
 
d77eec
diff --git a/drivers/gpu/drm/i915/i915_vma.c b/drivers/gpu/drm/i915/i915_vma.c
d77eec
index 5b4d78cdb4ca..906e6321ad77 100644
d77eec
--- a/drivers/gpu/drm/i915/i915_vma.c
d77eec
+++ b/drivers/gpu/drm/i915/i915_vma.c
d77eec
@@ -285,6 +285,8 @@ i915_vma_instance(struct drm_i915_gem_object *obj,
d77eec
 	return vma;
d77eec
 }
d77eec
 
d77eec
+#define I915_BO_WAS_BOUND_BIT    1
d77eec
+
d77eec
 /**
d77eec
  * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
d77eec
  * @vma: VMA to map
d77eec
@@ -335,6 +337,10 @@ int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
d77eec
 		return ret;
d77eec
 
d77eec
 	vma->flags |= bind_flags;
d77eec
+
d77eec
+	if (vma->obj)
d77eec
+		set_bit(I915_BO_WAS_BOUND_BIT, &vma->obj->flags);
d77eec
+
d77eec
 	return 0;
d77eec
 }
d77eec
 
d77eec
-- 
d77eec
2.26.3
d77eec
d77eec