Blame SOURCES/gdb-rhbz1320945-power9-36of38.patch

01917d
commit a5721ba270ddf860e0e5a45bba456214e8eac2be
01917d
Author: Alan Modra <amodra@gmail.com>
01917d
Date:   Thu Sep 29 15:12:47 2016 +0930
01917d
01917d
    Disallow 3-operand cmp[l][i] for ppc64
01917d
    
01917d
    cmp[l][o] get an optional L field only when generating 32-bit code.
01917d
    dcbf, tlbie and tlbiel keep their optional L field, ditto for R field
01917d
    of tbegin.  cmprb, tsr., wlcr[all] and mtsle all change to a
01917d
    compulsory L field.
01917d
    
01917d
    L field of dcbf and wclr is 2 bits.
01917d
    
01917d
            PR 20641
01917d
    include/
01917d
            * opcode/ppc.h (PPC_OPERAND_OPTIONAL32): Define.
01917d
    opcodes/
01917d
            * ppc-opc.c (L): Make compulsory.
01917d
            (LOPT): New, optional form of L.
01917d
            (HTM_R): Define as LOPT.
01917d
            (L0, L1): Delete.
01917d
            (L32OPT): New, optional for 32-bit L.
01917d
            (L2OPT): New, 2-bit L for dcbf.
01917d
            (SVC_LEC): Update.
01917d
            (L2): Define.
01917d
            (insert_l0, extract_l0, insert_l1, extract_l2): Delete.
01917d
            (powerpc_opcodes <cmpli, cmpi, cmpl, cmp>): Use L32OPT.
01917d
            <dcbf>: Use L2OPT.
01917d
            <tlbiel, tlbie>: Use LOPT.
01917d
            <wclr, wclrall>: Use L2.
01917d
    gas/
01917d
            * config/tc-ppc.c (md_assemble): Handle PPC_OPERAND_OPTIONAL32.
01917d
            * testsuite/gas/ppc/power8.s: Provide tbegin. operand.
01917d
            * testsuite/gas/ppc/power9.d: Update cmprb disassembly.
01917d
01917d
### a/include/ChangeLog
01917d
### b/include/ChangeLog
01917d
## -1,3 +1,7 @@
01917d
+2016-09-29  Alan Modra  <amodra@gmail.com>
01917d
+
01917d
+	* opcode/ppc.h (PPC_OPERAND_OPTIONAL32): Define.
01917d
+
01917d
 2016-09-26  Claudiu Zissulescu  <claziss@synopsys.com>
01917d
 
01917d
 	* opcode/arc.h (insn_class_t): Add two new classes.
01917d
--- a/include/opcode/ppc.h
01917d
+++ b/include/opcode/ppc.h
01917d
@@ -407,6 +407,10 @@ extern const unsigned int num_powerpc_operands;
01917d
    is omitted, then the value it should use for the operand is stored
01917d
    in the SHIFT field of the immediatly following operand field.  */
01917d
 #define PPC_OPERAND_OPTIONAL_VALUE (0x400000)
01917d
+
01917d
+/* This flag is only used with PPC_OPERAND_OPTIONAL.  The operand is
01917d
+   only optional when generating 32-bit code.  */
01917d
+#define PPC_OPERAND_OPTIONAL32 (0x800000)
01917d
 
01917d
 /* The POWER and PowerPC assemblers use a few macros.  We keep them
01917d
    with the operands table for simplicity.  The macro table is an
01917d
### a/opcodes/ChangeLog
01917d
### b/opcodes/ChangeLog
01917d
## -1,3 +1,19 @@
01917d
+2016-09-29  Alan Modra  <amodra@gmail.com>
01917d
+
01917d
+	* ppc-opc.c (L): Make compulsory.
01917d
+	(LOPT): New, optional form of L.
01917d
+	(HTM_R): Define as LOPT.
01917d
+	(L0, L1): Delete.
01917d
+	(L32OPT): New, optional for 32-bit L.
01917d
+	(L2OPT): New, 2-bit L for dcbf.
01917d
+	(SVC_LEC): Update.
01917d
+	(L2): Define.
01917d
+	(insert_l0, extract_l0, insert_l1, extract_l2): Delete.
01917d
+	(powerpc_opcodes <cmpli, cmpi, cmpl, cmp>): Use L32OPT.
01917d
+	<dcbf>: Use L2OPT.
01917d
+	<tlbiel, tlbie>: Use LOPT.
01917d
+	<wclr, wclrall>: Use L2.
01917d
+
01917d
 2016-09-26  Vlad Zakharov  <vzakhar@synopsys.com>
01917d
 
01917d
 	* Makefile.in: Regenerate.
01917d
--- a/opcodes/ppc-opc.c
01917d
+++ b/opcodes/ppc-opc.c
01917d
@@ -62,10 +62,6 @@ static unsigned long insert_dxdn (unsigned long, long, ppc_cpu_t, const char **)
01917d
 static long extract_dxdn (unsigned long, ppc_cpu_t, int *);
01917d
 static unsigned long insert_fxm (unsigned long, long, ppc_cpu_t, const char **);
01917d
 static long extract_fxm (unsigned long, ppc_cpu_t, int *);
01917d
-static unsigned long insert_l0 (unsigned long, long, ppc_cpu_t, const char **);
01917d
-static long extract_l0 (unsigned long, ppc_cpu_t, int *);
01917d
-static unsigned long insert_l1 (unsigned long, long, ppc_cpu_t, const char **);
01917d
-static long extract_l1 (unsigned long, ppc_cpu_t, int *);
01917d
 static unsigned long insert_li20 (unsigned long, long, ppc_cpu_t, const char **);
01917d
 static long extract_li20 (unsigned long, ppc_cpu_t, int *);
01917d
 static unsigned long insert_ls (unsigned long, long, ppc_cpu_t, const char **);
01917d
@@ -429,20 +425,24 @@ const struct powerpc_operand powerpc_operands[] =
01917d
 
01917d
   /* The L field in a D or X form instruction.  */
01917d
 #define L IMM20 + 1
01917d
+  { 0x1, 21, NULL, NULL, 0 },
01917d
+
01917d
+  /* The optional L field in tlbie and tlbiel instructions.  */
01917d
+#define LOPT L + 1
01917d
   /* The R field in a HTM X form instruction.  */
01917d
-#define HTM_R L
01917d
+#define HTM_R LOPT
01917d
   { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
01917d
 
01917d
-  /* The L field in an X form instruction which must be zero.  */
01917d
-#define L0 L + 1
01917d
-  { 0x1, 21, insert_l0, extract_l0, PPC_OPERAND_OPTIONAL },
01917d
+  /* The optional (for 32-bit) L field in cmp[l][i] instructions.  */
01917d
+#define L32OPT LOPT + 1
01917d
+  { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL32 },
01917d
 
01917d
-  /* The L field in an X form instruction which must be one.  */
01917d
-#define L1 L0 + 1
01917d
-  { 0x1, 21, insert_l1, extract_l1, 0 },
01917d
+  /* The L field in dcbf instruction.  */
01917d
+#define L2OPT L32OPT + 1
01917d
+  { 0x3, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
01917d
 
01917d
   /* The LEV field in a POWER SVC form instruction.  */
01917d
-#define SVC_LEV L1 + 1
01917d
+#define SVC_LEV L2OPT + 1
01917d
   { 0x7f, 5, NULL, NULL, 0 },
01917d
 
01917d
   /* The LEV field in an SC form instruction.  */
01917d
@@ -688,6 +688,8 @@ const struct powerpc_operand powerpc_operands[] =
01917d
 #define STRM SR + 1
01917d
   /* The T field in a tlbilx form instruction.  */
01917d
 #define T STRM
01917d
+  /* The L field in wclr instructions.  */
01917d
+#define L2 STRM
01917d
   { 0x3, 21, NULL, NULL, 0 },
01917d
 
01917d
   /* The ESYNC field in an X (sync) form instruction.  */
01917d
@@ -1483,58 +1485,6 @@ extract_fxm (unsigned long insn,
01917d
   return mask;
01917d
 }
01917d
 
01917d
-/* The L field in an X form instruction which must have the value zero.  */
01917d
-
01917d
-static unsigned long
01917d
-insert_l0 (unsigned long insn,
01917d
-	   long value,
01917d
-	   ppc_cpu_t dialect ATTRIBUTE_UNUSED,
01917d
-	   const char **errmsg)
01917d
-{
01917d
-  if (value != 0)
01917d
-    *errmsg = _("invalid operand constant");
01917d
-  return insn & ~(0x1 << 21);
01917d
-}
01917d
-
01917d
-static long
01917d
-extract_l0 (unsigned long insn,
01917d
-	    ppc_cpu_t dialect ATTRIBUTE_UNUSED,
01917d
-	    int *invalid)
01917d
-{
01917d
-  long value;
01917d
-
01917d
-  value = (insn >> 21) & 0x1;
01917d
-  if (value != 0)
01917d
-    *invalid = 1;
01917d
-  return value;
01917d
-}
01917d
-
01917d
-/* The L field in an X form instruction which must have the value one.  */
01917d
-
01917d
-static unsigned long
01917d
-insert_l1 (unsigned long insn,
01917d
-	   long value,
01917d
-	   ppc_cpu_t dialect ATTRIBUTE_UNUSED,
01917d
-	   const char **errmsg)
01917d
-{
01917d
-  if (value != 1)
01917d
-    *errmsg = _("invalid operand constant");
01917d
-  return insn | (0x1 << 21);
01917d
-}
01917d
-
01917d
-static long
01917d
-extract_l1 (unsigned long insn,
01917d
-	    ppc_cpu_t dialect ATTRIBUTE_UNUSED,
01917d
-	    int *invalid)
01917d
-{
01917d
-  long value;
01917d
-
01917d
-  value = (insn >> 21) & 0x1;
01917d
-  if (value != 1)
01917d
-    *invalid = 1;
01917d
-  return value;
01917d
-}
01917d
-
01917d
 static unsigned long
01917d
 insert_li20 (unsigned long insn,
01917d
 	     long value,
01917d
@@ -3890,12 +3840,12 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 
01917d
 {"cmplwi",	OPL(10,0),	OPL_MASK,    PPCCOM,	PPCVLE,		{OBF, RA, UISIGNOPT}},
01917d
 {"cmpldi",	OPL(10,1),	OPL_MASK,    PPC64,	PPCVLE,		{OBF, RA, UISIGNOPT}},
01917d
-{"cmpli",	OP(10),		OP_MASK,     PPC,	PPCVLE,		{BF, L, RA, UISIGNOPT}},
01917d
+{"cmpli",	OP(10),		OP_MASK,     PPC,	PPCVLE,		{BF, L32OPT, RA, UISIGNOPT}},
01917d
 {"cmpli",	OP(10),		OP_MASK,     PWRCOM,	PPC|PPCVLE,	{BF, RA, UISIGNOPT}},
01917d
 
01917d
 {"cmpwi",	OPL(11,0),	OPL_MASK,    PPCCOM,	PPCVLE,		{OBF, RA, SI}},
01917d
 {"cmpdi",	OPL(11,1),	OPL_MASK,    PPC64,	PPCVLE,		{OBF, RA, SI}},
01917d
-{"cmpi",	OP(11),		OP_MASK,     PPC,	PPCVLE,		{BF, L, RA, SI}},
01917d
+{"cmpi",	OP(11),		OP_MASK,     PPC,	PPCVLE,		{BF, L32OPT, RA, SI}},
01917d
 {"cmpi",	OP(11),		OP_MASK,     PWRCOM,	PPC|PPCVLE,	{BF, RA, SI}},
01917d
 
01917d
 {"addic",	OP(12),		OP_MASK,     PPCCOM,	PPCVLE,		{RT, RA, SI}},
01917d
@@ -4713,7 +4663,7 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 
01917d
 {"cmpw",	XOPL(31,0,0),	XCMPL_MASK,  PPCCOM,	0,		{OBF, RA, RB}},
01917d
 {"cmpd",	XOPL(31,0,1),	XCMPL_MASK,  PPC64,	0,		{OBF, RA, RB}},
01917d
-{"cmp",		X(31,0),	XCMP_MASK,   PPC,	0,		{BF, L, RA, RB}},
01917d
+{"cmp",		X(31,0),	XCMP_MASK,   PPC,	0,		{BF, L32OPT, RA, RB}},
01917d
 {"cmp",		X(31,0),	XCMPL_MASK,  PWRCOM,	PPC,		{BF, RA, RB}},
01917d
 
01917d
 {"twlgt",	XTO(31,4,TOLGT), XTO_MASK,   PPCCOM,	0,		{RA, RB}},
01917d
@@ -4821,7 +4771,7 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 
01917d
 {"cmplw",	XOPL(31,32,0),	XCMPL_MASK,  PPCCOM,	0,		{OBF, RA, RB}},
01917d
 {"cmpld",	XOPL(31,32,1),	XCMPL_MASK,  PPC64,	0,		{OBF, RA, RB}},
01917d
-{"cmpl",	X(31,32),	XCMP_MASK,   PPC,	0,		{BF, L, RA, RB}},
01917d
+{"cmpl",	X(31,32),	XCMP_MASK,   PPC,	0,		{BF, L32OPT, RA, RB}},
01917d
 {"cmpl",	X(31,32),	XCMPL_MASK,  PWRCOM,	PPC,		{BF, RA, RB}},
01917d
 
01917d
 {"lvsr",	X(31,38),	X_MASK,	     PPCVEC,	0,		{VD, RA0, RB}},
01917d
@@ -4907,7 +4857,7 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 {"ldarx",	X(31,84),	XEH_MASK,    PPC64,	0,		{RT, RA0, RB, EH}},
01917d
 
01917d
 {"dcbfl",	XOPL(31,86,1),	XRT_MASK,    POWER5,	PPC476,		{RA0, RB}},
01917d
-{"dcbf",	X(31,86),	XLRT_MASK,   PPC,	0,		{RA0, RB, L}},
01917d
+{"dcbf",	X(31,86),	XLRT_MASK,   PPC,	0,		{RA0, RB, L2OPT}},
01917d
 
01917d
 {"lbzx",	X(31,87),	X_MASK,	     COM,	0,		{RT, RA0, RB}},
01917d
 
01917d
@@ -5149,7 +5099,7 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 {"ehpriv",	X(31,270),	0xffffffff,  E500MC|PPCA2, 0,		{0}},
01917d
 
01917d
 {"tlbiel",	X(31,274),	X_MASK|1<<20,POWER9,	PPC476,		{RB, RSO, RIC, PRS, X_R}},
01917d
-{"tlbiel",	X(31,274),	XRTLRA_MASK, POWER4,	POWER9|PPC476,	{RB, L}},
01917d
+{"tlbiel",	X(31,274),	XRTLRA_MASK, POWER4,	POWER9|PPC476,	{RB, LOPT}},
01917d
 
01917d
 {"mfapidi",	X(31,275),	X_MASK,	     BOOKE,	E500|TITAN,	{RT, RA}},
01917d
 
01917d
@@ -5183,7 +5133,7 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 
01917d
 {"tlbie",	X(31,306),	X_MASK|1<<20,POWER9,	TITAN,		{RB, RS, RIC, PRS, X_R}},
01917d
 {"tlbie",	X(31,306),	XRA_MASK,    POWER7,	POWER9|TITAN,	{RB, RS}},
01917d
-{"tlbie",	X(31,306),	XRTLRA_MASK, PPC,    E500|POWER7|TITAN,	{RB, L}},
01917d
+{"tlbie",	X(31,306),	XRTLRA_MASK, PPC,    E500|POWER7|TITAN,	{RB, LOPT}},
01917d
 {"tlbi",	X(31,306),	XRT_MASK,    POWER,	0,		{RA0, RB}},
01917d
 
01917d
 {"mfvsrld",	X(31,307),	XX1RB_MASK,  PPCVSX3,	0,		{RA, XS6}},
01917d
@@ -6234,8 +6184,8 @@ const struct powerpc_opcode powerpc_opcodes[] = {
01917d
 {"stvfrxl",	X(31,933),	X_MASK,	     PPCVEC2,	0,		{VS, RA0, RB}},
01917d
 
01917d
 {"wclrone",	XOPL2(31,934,2),XRT_MASK,    PPCA2,	0,		{RA0, RB}},
01917d
-{"wclrall",	X(31,934),	XRARB_MASK,  PPCA2,	0,		{L}},
01917d
-{"wclr",	X(31,934),	X_MASK,	     PPCA2,	0,		{L, RA0, RB}},
01917d
+{"wclrall",	X(31,934),	XRARB_MASK,  PPCA2,	0,		{L2}},
01917d
+{"wclr",	X(31,934),	X_MASK,	     PPCA2,	0,		{L2, RA0, RB}},
01917d
 
01917d
 {"stvrxl",	X(31,935),	X_MASK,	     CELL,	0,		{VS, RA0, RB}},
01917d