|
|
016a62 |
From 9c3757a2d7302918456da459a8d188bb41299891 Mon Sep 17 00:00:00 2001
|
|
|
016a62 |
From: Tao Xu <tao3.xu@intel.com>
|
|
|
016a62 |
Date: Fri, 11 Oct 2019 15:41:03 +0800
|
|
|
016a62 |
Subject: [PATCH 11/11] target/i386: Add support for save/load
|
|
|
016a62 |
IA32_UMWAIT_CONTROL MSR
|
|
|
016a62 |
|
|
|
016a62 |
RH-Author: plai@redhat.com
|
|
|
016a62 |
Message-id: <1574797015-32564-8-git-send-email-plai@redhat.com>
|
|
|
016a62 |
Patchwork-id: 92693
|
|
|
016a62 |
O-Subject: [RHEL8.2 qemu-kvm PATCH 7/7] target/i386: Add support for save/load IA32_UMWAIT_CONTROL MSR
|
|
|
016a62 |
Bugzilla: 1634827
|
|
|
016a62 |
RH-Acked-by: Eduardo Habkost <ehabkost@redhat.com>
|
|
|
016a62 |
RH-Acked-by: Michael S. Tsirkin <mst@redhat.com>
|
|
|
016a62 |
RH-Acked-by: Igor Mammedov <imammedo@redhat.com>
|
|
|
016a62 |
|
|
|
016a62 |
UMWAIT and TPAUSE instructions use 32bits IA32_UMWAIT_CONTROL at MSR
|
|
|
016a62 |
index E1H to determines the maximum time in TSC-quanta that the processor
|
|
|
016a62 |
can reside in either C0.1 or C0.2.
|
|
|
016a62 |
|
|
|
016a62 |
This patch is to Add support for save/load IA32_UMWAIT_CONTROL MSR in
|
|
|
016a62 |
guest.
|
|
|
016a62 |
|
|
|
016a62 |
Co-developed-by: Jingqi Liu <jingqi.liu@intel.com>
|
|
|
016a62 |
Signed-off-by: Jingqi Liu <jingqi.liu@intel.com>
|
|
|
016a62 |
Signed-off-by: Tao Xu <tao3.xu@intel.com>
|
|
|
016a62 |
Message-Id: <20191011074103.30393-3-tao3.xu@intel.com>
|
|
|
016a62 |
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
|
|
|
016a62 |
Signed-off-by: Danilo C. L. de Paula <ddepaula@redhat.com>
|
|
|
016a62 |
---
|
|
|
016a62 |
target/i386/cpu.h | 2 ++
|
|
|
016a62 |
target/i386/kvm.c | 13 +++++++++++++
|
|
|
016a62 |
target/i386/machine.c | 20 ++++++++++++++++++++
|
|
|
016a62 |
3 files changed, 35 insertions(+)
|
|
|
016a62 |
|
|
|
016a62 |
diff --git a/target/i386/cpu.h b/target/i386/cpu.h
|
|
|
016a62 |
index fac98aa..ecbe4f0 100644
|
|
|
016a62 |
--- a/target/i386/cpu.h
|
|
|
016a62 |
+++ b/target/i386/cpu.h
|
|
|
016a62 |
@@ -461,6 +461,7 @@ typedef enum X86Seg {
|
|
|
016a62 |
|
|
|
016a62 |
#define MSR_IA32_BNDCFGS 0x00000d90
|
|
|
016a62 |
#define MSR_IA32_XSS 0x00000da0
|
|
|
016a62 |
+#define MSR_IA32_UMWAIT_CONTROL 0xe1
|
|
|
016a62 |
|
|
|
016a62 |
#define MSR_IA32_VMX_BASIC 0x00000480
|
|
|
016a62 |
#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
|
|
|
016a62 |
@@ -1510,6 +1511,7 @@ typedef struct CPUX86State {
|
|
|
016a62 |
uint16_t fpregs_format_vmstate;
|
|
|
016a62 |
|
|
|
016a62 |
uint64_t xss;
|
|
|
016a62 |
+ uint32_t umwait;
|
|
|
016a62 |
|
|
|
016a62 |
TPRAccess tpr_access_type;
|
|
|
016a62 |
} CPUX86State;
|
|
|
016a62 |
diff --git a/target/i386/kvm.c b/target/i386/kvm.c
|
|
|
016a62 |
index 0fd5650..ad58bfb 100644
|
|
|
016a62 |
--- a/target/i386/kvm.c
|
|
|
016a62 |
+++ b/target/i386/kvm.c
|
|
|
016a62 |
@@ -91,6 +91,7 @@ static bool has_msr_hv_synic;
|
|
|
016a62 |
static bool has_msr_hv_stimer;
|
|
|
016a62 |
static bool has_msr_hv_frequencies;
|
|
|
016a62 |
static bool has_msr_xss;
|
|
|
016a62 |
+static bool has_msr_umwait;
|
|
|
016a62 |
static bool has_msr_spec_ctrl;
|
|
|
016a62 |
static bool has_msr_tsx_ctrl;
|
|
|
016a62 |
static bool has_msr_virt_ssbd;
|
|
|
016a62 |
@@ -1450,6 +1451,9 @@ static int kvm_get_supported_msrs(KVMState *s)
|
|
|
016a62 |
case MSR_IA32_XSS:
|
|
|
016a62 |
has_msr_xss = true;
|
|
|
016a62 |
break;
|
|
|
016a62 |
+ case MSR_IA32_UMWAIT_CONTROL:
|
|
|
016a62 |
+ has_msr_umwait = true;
|
|
|
016a62 |
+ break;
|
|
|
016a62 |
case HV_X64_MSR_CRASH_CTL:
|
|
|
016a62 |
has_msr_hv_crash = true;
|
|
|
016a62 |
break;
|
|
|
016a62 |
@@ -2134,6 +2138,9 @@ static int kvm_put_msrs(X86CPU *cpu, int level)
|
|
|
016a62 |
if (has_msr_xss) {
|
|
|
016a62 |
kvm_msr_entry_add(cpu, MSR_IA32_XSS, env->xss);
|
|
|
016a62 |
}
|
|
|
016a62 |
+ if (has_msr_umwait) {
|
|
|
016a62 |
+ kvm_msr_entry_add(cpu, MSR_IA32_UMWAIT_CONTROL, env->umwait);
|
|
|
016a62 |
+ }
|
|
|
016a62 |
if (has_msr_spec_ctrl) {
|
|
|
016a62 |
kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, env->spec_ctrl);
|
|
|
016a62 |
}
|
|
|
016a62 |
@@ -2533,6 +2540,9 @@ static int kvm_get_msrs(X86CPU *cpu)
|
|
|
016a62 |
if (has_msr_xss) {
|
|
|
016a62 |
kvm_msr_entry_add(cpu, MSR_IA32_XSS, 0);
|
|
|
016a62 |
}
|
|
|
016a62 |
+ if (has_msr_umwait) {
|
|
|
016a62 |
+ kvm_msr_entry_add(cpu, MSR_IA32_UMWAIT_CONTROL, 0);
|
|
|
016a62 |
+ }
|
|
|
016a62 |
if (has_msr_spec_ctrl) {
|
|
|
016a62 |
kvm_msr_entry_add(cpu, MSR_IA32_SPEC_CTRL, 0);
|
|
|
016a62 |
}
|
|
|
016a62 |
@@ -2780,6 +2790,9 @@ static int kvm_get_msrs(X86CPU *cpu)
|
|
|
016a62 |
case MSR_IA32_XSS:
|
|
|
016a62 |
env->xss = msrs[i].data;
|
|
|
016a62 |
break;
|
|
|
016a62 |
+ case MSR_IA32_UMWAIT_CONTROL:
|
|
|
016a62 |
+ env->umwait = msrs[i].data;
|
|
|
016a62 |
+ break;
|
|
|
016a62 |
default:
|
|
|
016a62 |
if (msrs[i].index >= MSR_MC0_CTL &&
|
|
|
016a62 |
msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
|
|
|
016a62 |
diff --git a/target/i386/machine.c b/target/i386/machine.c
|
|
|
016a62 |
index 76b173c..960cb51 100644
|
|
|
016a62 |
--- a/target/i386/machine.c
|
|
|
016a62 |
+++ b/target/i386/machine.c
|
|
|
016a62 |
@@ -894,6 +894,25 @@ static const VMStateDescription vmstate_xss = {
|
|
|
016a62 |
}
|
|
|
016a62 |
};
|
|
|
016a62 |
|
|
|
016a62 |
+static bool umwait_needed(void *opaque)
|
|
|
016a62 |
+{
|
|
|
016a62 |
+ X86CPU *cpu = opaque;
|
|
|
016a62 |
+ CPUX86State *env = &cpu->env;
|
|
|
016a62 |
+
|
|
|
016a62 |
+ return env->umwait != 0;
|
|
|
016a62 |
+}
|
|
|
016a62 |
+
|
|
|
016a62 |
+static const VMStateDescription vmstate_umwait = {
|
|
|
016a62 |
+ .name = "cpu/umwait",
|
|
|
016a62 |
+ .version_id = 1,
|
|
|
016a62 |
+ .minimum_version_id = 1,
|
|
|
016a62 |
+ .needed = umwait_needed,
|
|
|
016a62 |
+ .fields = (VMStateField[]) {
|
|
|
016a62 |
+ VMSTATE_UINT32(env.umwait, X86CPU),
|
|
|
016a62 |
+ VMSTATE_END_OF_LIST()
|
|
|
016a62 |
+ }
|
|
|
016a62 |
+};
|
|
|
016a62 |
+
|
|
|
016a62 |
#ifdef TARGET_X86_64
|
|
|
016a62 |
static bool pkru_needed(void *opaque)
|
|
|
016a62 |
{
|
|
|
016a62 |
@@ -1360,6 +1379,7 @@ VMStateDescription vmstate_x86_cpu = {
|
|
|
016a62 |
&vmstate_msr_hyperv_stimer,
|
|
|
016a62 |
&vmstate_avx512,
|
|
|
016a62 |
&vmstate_xss,
|
|
|
016a62 |
+ &vmstate_umwait,
|
|
|
016a62 |
&vmstate_tsc_khz,
|
|
|
016a62 |
&vmstate_msr_smi_count,
|
|
|
016a62 |
#ifdef TARGET_X86_64
|
|
|
016a62 |
--
|
|
|
016a62 |
1.8.3.1
|
|
|
016a62 |
|